# Compact $+30 \mathrm{~V} / \pm 15 \mathrm{~V} 256$-Position Digital Potentiometer 

## Preliminary Technical Data

## FEATURES

## 256-position

+2.7V to +30V Single Supply Operation
$\pm 2.7 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ Dual Supply Operation
End-to-end resistance $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$
Low temperature coefficient $35 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
Power-on preset to midscale
SPI compatible interface
Automotive temperature range $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$
Compact MSOP-10 ( $3 \mathrm{~mm} \times 4.9 \mathrm{~mm}$ ) package

## APPLICATIONS

Programmable Gain and Offset
Programmable Power Supply
Industrial Actuator Control
LED Array Driver
Audio Volume Control
General Purpose DAC Replacement
Mechanical Potentiometer Replacement

## GENERAL OVERVIEW

The AD5290 is a low cost, compact $2.9 \mathrm{~mm} \times 3 \mathrm{~mm}$ $+30 \mathrm{~V} / \pm 15 \mathrm{~V}, 256$-position digital potentiometer. This device performs the same electronic adjustment function as mechanical potentiometers or variable resistors, with enhanced resolution, solid-state reliability, and superior low temperature coefficient performance.

The wiper settings are controllable through an SPI compatible digital interface. The resistance between the wiper and either end point of the fixed resistor varies linearly with respect to the digital code transferred into the RDAC latch.

The AD5290 is available in $10 \mathrm{k}, 50 \mathrm{k}$, and $100 \mathrm{k} \Omega$ in compact

MSOP-10 package. AD5290 can be operated from a single supply +2.7 V to +30 V or dual supply $\pm 2.7 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$. All parts are guaranteed to operate over the automotive temperature range of $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

Note:
The terms digital potentiometer and RDAC are used interchangeably.

[^0]AD5290

## ELECTRICAL CHARACTERISTICS—10 k $\Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ VERSIONS

$\left(\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 15 \mathrm{~V} \pm 10 \%\right.$ or $\pm 5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{A}}=+\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{SS}} / 0 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+105^{\circ} \mathrm{C}$ unless otherwise noted)
Table 1.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC CHARACTERISTICS—RHEOSTAT MODE <br> Resistor Differential Nonlinearity ${ }^{2}$ <br> Resistor Integral Nonlinearity ${ }^{2}$ <br> Nominal Resistor Tolerance ${ }^{3}$ <br> Resistance Temperature Coefficient <br> Wiper Resistance | R-DNL <br> R-INL <br> $\Delta R_{A B}$ <br> $\left(\Delta \mathrm{R}_{A B} / \mathrm{R}_{A B}\right) / \Delta \mathrm{T}^{*} 10^{6}$ <br> Rw | $\begin{aligned} & \mathrm{R}_{\text {WB }}, \mathrm{V}_{\mathrm{A}}=\text { no connect } \\ & \mathrm{R}_{\mathrm{WB}}, \mathrm{~V}_{\mathrm{A}}=\text { no connect } \\ & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~V}_{A B}=\mathrm{V}_{\mathrm{DD}} \\ & \text { Wiper }=\text { no connect } \\ & \mathrm{V}_{\mathrm{DD}}=30 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -1 \\ & -2 \\ & -30 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.25 \\ & \\ & 35 \\ & \\ & 50 \\ & 200 \end{aligned}$ | $\begin{aligned} & +1 \\ & +2 \\ & +30 \\ & \\ & 120 \\ & 400 \end{aligned}$ | LSB <br> LSB <br> \% <br> $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ <br> $\Omega$ <br> $\Omega$ |
| DC CHARACTERISTICS—POTENTIOMETER DI <br> Resolution <br> Differential Nonlinearity ${ }^{4}$ <br> Integral Nonlinearity ${ }^{4}$ <br> Voltage Divider Temperature Coefficient <br> Full-Scale Error <br> Zero-Scale Error | MODE <br> N <br> DNL <br> INL <br> $\left(\Delta \mathrm{V}_{\mathrm{w}} / \mathrm{V}_{\mathrm{w}}\right) / \Delta \mathrm{T}^{*} 10^{6}$ <br> $V_{\text {wfSE }}$ <br> V WZSE | $\begin{aligned} & \text { Code }=0 \times 80 \\ & \text { Code }=0 \times F F \\ & \text { Code }=0 \times 00 \end{aligned}$ | $\begin{aligned} & -1 \\ & -1 \\ & -3 \\ & 0 \end{aligned}$ | $\begin{aligned} & \pm 0.1 \\ & \pm 0.3 \\ & 5 \\ & -1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 8 \\ & +1 \\ & +1 \\ & 0 \\ & 3 \end{aligned}$ | $\begin{aligned} & \text { Bits } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { ppm } /{ }^{\circ} \mathrm{C} \\ & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| RESISTOR TERMINALS <br> Voltage Range ${ }^{5}$ <br> Capacitance ${ }^{6}$ A, B <br> Capacitance ${ }^{6}$ W <br> Common-Mode Leakage | $V_{A, B, W}$ $C_{A, B}$ <br> Cw <br> Icm | $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, Code $=0 \times 80$ $\mathrm{f}=1 \mathrm{MHz}$, measured to GND, Code $=0 \times 80$ $V_{A}=V_{B}=V_{W}$ | Vss | 45 <br> 60 <br> 1 | VDD | V <br> pF <br> pF <br> nA |
| DIGITAL INPUTS AND OUTPUTS <br> Input Logic High <br> Input Logic Low <br> Output Logic High <br> Output Logic Low <br> Input Current Input Capacitance | $\mathrm{V}_{\mathrm{IH}}$ <br> VII <br> Voн <br> Vol <br> II <br> $C_{1}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=+5 \mathrm{~V} \text { or }+15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=+5 \mathrm{~V} \text { or }+15 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=2.2 \mathrm{k} \Omega \text { to }+5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{LOGIC}}=+5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{DD}}=+15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \text { or }+15 \mathrm{~V} \end{aligned}$ | 2.4 <br> 4.9 | 5 | 0.8 <br> 0.4 <br> $\pm 1$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \\ & \mu \mathrm{~A} \\ & \mathrm{pF} \end{aligned}$ |
| POWER SUPPLIES <br> Power Supply Range <br> Power Supply Range <br> Supply Current6 <br> Supply Current <br> Supply Current <br> Power Dissipation ${ }^{7}$ <br> Power Supply Sensitivity | $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}$ <br> VDD <br> IDD <br> IDD <br> Iss <br> PDISS <br> PSS | Dual Supply Range <br> Single Supply Range, $\mathrm{V}_{\mathrm{SS}}=$ 0 V $\begin{aligned} & \mathrm{V}_{\mathrm{H}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}= \\ & +5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{H}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}= \\ & +15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{H}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=- \\ & 5 \mathrm{~V} \text { or }-15 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{H}}=5 \mathrm{~V} \text { or } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}= \\ & +15 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-15 \mathrm{~V} \\ & \Delta \mathrm{~V}_{\mathrm{DD}}=+15 \mathrm{~V} \pm 10 \%, \text { or } \\ & \Delta \mathrm{V}_{\text {SS }}=-15 \mathrm{~V} \pm 10 \%, \text { Code }= \\ & \text { Midscale } \end{aligned}$ | $\begin{aligned} & \pm 2.7 \\ & +2.7 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.75 \\ & 0.02 \\ & 11 \\ & \pm 0.01 \end{aligned}$ | $\begin{aligned} & \pm 16.5 \\ & +30 \\ & 10 \\ & 2 \\ & 0.1 \\ & 30 \\ & \pm 0.02 \end{aligned}$ | V <br> V <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> mW <br> \%/\% |
| DYNAMIC CHARACTERISTICS ${ }^{6,8}$ <br> Bandwidth -3dB | BW | $\begin{aligned} & \mathrm{R}_{A B}=10 \mathrm{k} \Omega / 50 \mathrm{k} \Omega / 100 \mathrm{k} \Omega, \\ & \text { Code }=0 \times 80 \end{aligned}$ |  | 525/125/60 |  | kHz |



## Preliminary Technical Data

## TIMING CHARACTERISTICS— $10 \mathrm{k} \Omega, 50 \mathrm{k} \Omega, 100 \mathrm{k} \Omega$ VERSIONS

( $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 15 \mathrm{~V} \pm 10 \%$ or $\pm 5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{A}}=+\mathrm{V}_{\mathrm{DD}}, \mathrm{V}_{\mathrm{B}}=0 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+105^{\circ} \mathrm{C}$ unless otherwise noted.)
Table 2.

| Parameter | Symbol | Conditions | Min | Typ ${ }^{1}$ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SPI INTERFACE TIMING CHARACTERISTICS ${ }^{6,8,9}$ (Specifications Apply to All Parts) |  |  |  |  |  |  |
| Clock Frequency | $\mathrm{f}_{\text {CLK }}$ |  |  |  | 4 | MHz |
| Input Clock Pulsewidth | $\mathrm{t}_{\mathrm{CH}}, \mathrm{t}_{\text {cL }}$ | Clock level high or low | 120 |  |  | ns |
| Data Setup Time | $\mathrm{t}_{\mathrm{DS}}$ |  | 30 |  |  | ns |
| Data Hold Time | $\mathrm{t}_{\mathrm{DH}}$ |  | 20 |  |  | ns |
| CLK to SDO Propagation Delay | $t_{\text {PD }}$ | $\mathrm{R}_{\text {PU }}=1 \mathrm{~K} \Omega, \mathrm{C}_{\mathrm{L}}<20 \mathrm{pF}$ | 10 |  | 100 | ns |
| $\overline{\text { CS }}$ Setup Time | tcss |  | 120 |  |  | ns |
| $\overline{C S}$ High Pulsewidth | tcsw |  | 150 |  |  | ns |
| CLK Fall to $\overline{C S}$ Fall Hold Time | $\mathrm{t}_{\text {csho }}$ |  | TBD |  |  | ns |
| CLK Fall to $\overline{\mathrm{CS}}$ Rise Hold Time | $\mathrm{tcsin}^{1}$ |  | 120 |  |  | ns |
| $\overline{\mathrm{CS}}$ Rise to Clock Rise Setup | tcs1 |  | 120 |  |  | ns |

## NOTES

1. Typical specifications represent average readings at $+25^{\circ} \mathrm{C}$ and $\mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}$.
2. Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.
3. $\quad V_{A B}=V_{D D}$, Wiper $\left(V_{w}\right)=$ no connect.
4. INL and DNL are measured at $V_{W}$ with the RDAC configured as a potentiometer divider similar to a voltage output $D / A$ converter. $V_{A}=V_{D D}$ and $V_{B}=0 \mathrm{~V}$.
5. Resistor terminals $A, B, W$ have no limitations on polarity with respect to each other.
6. Guaranteed by design and not subject to production test.
7. $P_{D I S S}$ is calculated from ( $I_{D D} \times V_{D D}+I_{S S} \times V_{S S}$ ) CMOS logic level inputs result in minimum power dissipation.
8. All dynamic characteristics use $\mathrm{V}_{\mathrm{DD}} / \mathrm{V}_{\mathrm{SS}}= \pm 5 \mathrm{~V}$.
9. See timing diagram for location of measured values. All input control voltages are specified with $t_{R}=t_{F}=2 \mathrm{~ns}(10 \%$ to $90 \%$ of 3 V$)$ and timed from a voltage level of 1.5 V .

## Preliminary Technical Data

## ABSOLUTE MAXIMUM RATINGS ${ }^{1}$

( $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)
Table 3.

| Parameter | Value |
| :--- | :--- |
| $\mathrm{V}_{\mathrm{DD}}$ to VSS | -0.3 V to +33 V |
| $\mathrm{~V}_{\mathrm{DD}}$ to GND | -0.3 V to +33 V |
| $\mathrm{~V}_{\mathrm{SS}}$ to GND | +0.3 V to -16.5 V |
| $\mathrm{~V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{W}}$ to GND | $\mathrm{V}_{\mathrm{SS}}, \mathrm{V}_{\mathrm{DD}}$ |
| Maximum Current |  |
| $\mathrm{I}_{\mathrm{WB}}, \mathrm{I}_{\mathrm{WA}}$ Pulsed | $\pm 20 \mathrm{~mA}$ |
| $\mathrm{I}_{\mathrm{W}}$ Continuous (RWB $\leq 1 \mathrm{k} \Omega, \mathrm{A}$ open $)^{1}$ | $\pm 5 \mathrm{~mA}$ |
| $\mathrm{I}_{\text {WA }}$ Continuous (RWA $\leq 1 \mathrm{k} \Omega, \mathrm{B}$ open) ${ }^{1}$ | $\pm 5 \mathrm{~mA}$ |
| Digital Inputs Voltage to GND | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Digital Output Voltage to GND | $0 \mathrm{~V},+30 \mathrm{~V}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ |
| Maximum Junction Temperature (TJMAX) | $150^{\circ} \mathrm{C}$ |


| Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| :--- | :--- |
| Lead Temperature (Soldering, $10-30 \mathrm{sec})$ | $245^{\circ} \mathrm{C}$ |
| Thermal Resistance ${ }^{2} \theta_{\mathrm{JA}}: \mathrm{MSOP}-10$ | $230^{\circ} \mathrm{C} / \mathrm{W}$ |
| NOTES |  |
| ${ }^{1}$ Maximum terminal current is bounded by the maximum current handling |  |
| of the switches, maximum power dissipation of the package, and maximum |  |
| applied voltage across any two of the $\mathrm{A}, \mathrm{B}$, and W terminals at a given |  |
| resistance. |  |
| ${ }^{2}$ Package power dissipation $=\left(\mathrm{T}_{\text {JMAX }}-\mathrm{T}_{\mathrm{A}}\right) / \theta_{\mathrm{JA}}$. |  |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## Preliminary Technical Data

PIN CONFIGURATION AND FUNCTION DESCRIPTIONS

| $\text { A } 1$ | - | 10 w |
| :---: | :---: | :---: |
| B 2 |  | 9 VDD |
| vss 3 | AD5290 | 8 SDO |
| GND 4 | TOP VIEW | 7 SDI |
| CS 5 |  | 6 CLK |

Figure 2. AD5290 Pin Configuration

Table 7. AD5290 Pin Function Descriptions

| Pin | Menmonic | Description |
| :--- | :--- | :--- |
| 1 | A | A Terminal. $V_{S S} \leq \mathrm{V}_{\mathrm{A}} \leq \mathrm{V}_{\mathrm{DD}}$ |
| 2 | B | B Terminal. $\mathrm{V}_{S S} \leq \mathrm{V}_{\mathrm{B}} \leq \mathrm{V}_{\mathrm{DD}}$ |
| 3 | $\mathrm{~V}_{\mathrm{SS}}$ | Negative Supply. Connect to zero volts for single supply applications. |
| 4 | GND | Digital Ground. |
| 5 | $\overline{\mathrm{CS}}$ | Chip Select Input, Active Low. When $\overline{C S}$ returns high, data will be loaded into the Wiper <br> Register |
| 6 | CLK | Serial Clock Input. Positive edge triggered |
| 7 | SDI | Serial Data Input Pin. Shifts in one bit at a time on positive clock CLK edges. MSB loaded first. |, | Serial Data Output Pin. Internal N-Ch FET with open-drain output that requires external pull- |
| :--- |
| up resistor. It shifts out the previous 8 SDI bits that allows daisy-chain operation of multiple |
| packages |

## SPI Interface

Table 4. AD5290 Serial Data-Word Format

| B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| MSB |  |  |  |  |  |  | LSB |
| $2^{7}$ |  |  |  |  |  |  | $2^{0}$ |



Figure 3. AD5290 SPI Interface Timing Diagram $\left(V_{A}=V D D, V_{B}=0 V, V_{W}=V_{\text {OUT }}\right)$


Figure 2. SPI Interface Detailed Timing Diagram ( $\left.V_{A}=V D D, V_{B}=0 V, V_{w}=V_{o u T}\right)$

## OPERATION

The AD5290 is a 256 -position digitally controlled variable resistor device that can be controlled digitally through SPI interface.

An internal power-on preset places the wiper at midscale during power-on, which simplifies the fault condition recovery at power-up.

## DETERMINING THE VARIABLE RESISTANCE AND VOLTAGE <br> Rheostat Mode Operation

If only the W-to-B or W-to-A terminals are used as variable resistors, the unused terminal can be opened or shorted with W. This operation is called rheostat mode (Figure 3).


Figure 3. Rheostat Mode Configuration
The nominal resistance ( $\mathrm{R}_{A B}$ ) of the RDAC has 256 contact points accessed by the wiper terminal, plus the $B$ terminal contact if $\mathrm{R}_{\text {wB }}$ is considered. The 8 -bit data in the RDAC latch is decoded to select one of the 256 settings. Assuming that a 10 $k \Omega$ part is used, the wiper's first connection starts at the $B$ terminal for data $0 x 00$. Such connection yields a minimum of $60 \Omega$ resistance between terminals W and B because of the $60 \Omega$ wiper contact resistance. The second connection is the first tap point, which corresponds to $99 \Omega\left(R_{W B}=(1) \times R_{A B} / 256+R_{W}\right)$ for data 0 x 01 , and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at $10020 \Omega\left((255) \times R_{A B} / 256+R_{W}\right)$. Figure 6 shows a simplified diagram of the equivalent RDAC circuit. The general equation determining $R_{w B}$ is

$$
\begin{equation*}
\mathrm{R}_{\mathrm{WB}}(\mathrm{D})=\frac{\mathrm{D}}{256} \times \mathrm{R}_{\mathrm{AB}}+\mathrm{R}_{\mathrm{W}} \tag{1}
\end{equation*}
$$

where:
$D$ is the decimal equivalent of the 8 -bit binary code.
$R_{A B}$ is the end-to-end resistance.
$R_{W}$ is the wiper resistance contributed by the on-resistance of the internal switch.
Table 1. R ${ }_{w B}$ vs. Codes; $R_{A B}=10 \mathrm{k} \Omega$ and
the A Terminal Is Opened

| $\mathbf{D}$ (Dec) | Rwв $\boldsymbol{( \Omega )}$ | Output State |
| :--- | :--- | :--- |
| 255 | 10020 | Full-Scale (RAB $\left.+\mathrm{Rw}_{\mathrm{w}}\right)$ |
| 128 | 5060 | Midscale |
| 1 | 99 | 1 LSB |
| 0 | 60 | Zero-Scale (Wiper Contact Resistance) |

Since a finite wiper resistance of $60 \Omega$ is present in the zeroscale condition, care should be taken to limit the current flow between W and B in this state to a maximum pulse current of no more than 20 mA . Otherwise, degradation or possible destruction of the internal switch contact can occur.

Similar to the mechanical potentiometer, the resistance of the RDAC between the wiper W and terminal A also produces a complementary resistance $\mathrm{R}_{\mathrm{wA}}$. When these terminals are used, the B terminal can be opened or shorted to W. Setting the resistance value for $\mathrm{R}_{\mathrm{WA}}$ starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value. The general equation for this operation is

$$
\begin{equation*}
\mathrm{R}_{\mathrm{WA}}(\mathrm{D})=\frac{256-\mathrm{D}}{256} \times \mathrm{R}_{\mathrm{AB}}+\mathrm{R}_{\mathrm{W}} \tag{2}
\end{equation*}
$$

Table 2. $\mathrm{R}_{\mathrm{wA}}$ vs. Codes; $\mathrm{R}_{\mathrm{AB}}=10 \mathrm{k} \Omega$ and B Terminal Is Opened

| D (Dec) | RwA $^{(\boldsymbol{\Omega})}$ | Output State |
| :--- | :--- | :--- |
| 255 | 60 | Full-Scale |
| 128 | 5060 | Midscale |
| 1 | 10020 | 1 LSB |
| 0 | 10060 | Zero-Scale |

The typical distribution of the resistance tolerance from device to device is process lot dependent, and it is possible to have $\pm 30 \%$ tolerance.


Figure 6. AD5290 Equivalent RDAC Circuit

## Potentiometer Mode Operation

If all three terminals are used, the operation is called the potentiometer mode. The most common configuration is the voltage divider operation (Figure 7).


Figure 7. Potentiometer Mode Configuration
Ignoring the effect of the wiper resistance, the transfer function is simply

$$
\begin{equation*}
V_{W}(D)=\frac{D}{256} V_{A} \tag{3}
\end{equation*}
$$

A more accurate calculation, which includes the wiper resistance effect, yields

$$
\begin{equation*}
\mathrm{V}_{\mathrm{W}}(\mathrm{D})=\frac{\frac{\mathrm{D}}{256} \mathrm{R}_{\mathrm{AB}}+\mathrm{R}_{\mathrm{w}}}{R_{A B}+2 \mathrm{R}_{\mathrm{W}}} \mathrm{~V}_{\mathrm{A}} \tag{4}
\end{equation*}
$$

If there is an applied voltage at the B terminal, then the transfer function becomes

$$
\begin{equation*}
V_{W}(D)=\frac{D}{256} V_{A}+\frac{256-D}{256} V_{B} \tag{5}
\end{equation*}
$$

Unlike in rheostat mode operation where the absolute tolerance is high, potentiometer mode operation yields an almost ratiometric function of D/256 with a relatively small error contributed by the RW terms, and therefore the tolerance effect is almost cancelled. Although the thin film step resistor Rs and CMOS switches resistance Rw have very different temperature coefficients, the ratiometric adjustment also reduces the overall temperature coefficient effect to $5 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$, except at low value codes where $\mathrm{R}_{\mathrm{w}}$ dominates.

Potentiometer mode operations include others such as op amp input, feedback resistor networks, and other voltage scaling applications. A, W, and B terminals can in fact be input or output terminals provided that $\left|\mathrm{V}_{\mathrm{A}}\right|,\left|\mathrm{V}_{\mathrm{W}}\right|$, and $\left|\mathrm{V}_{\mathrm{B}}\right|$ do not exceed $\left|V_{\text {DD }}\right|$ and $\left|V_{S S}\right|$.

## SPI COMPATIBLE 3-WIRE SERIAL BUS

The AD5290 contains a 3-wire SPI compatible digital interface (SDI, $\overline{\mathrm{CS}}$, and CLK). The 8 -bit serial word must be loaded MSB first. The format of the word is shown in Table .

The positive-edge sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. Standard logic families work well. $\overline{\mathrm{CS}}$ should start high, when it goes low, the clock loads data into the serial register on each positive clock edge (see Figure 3).

The data setup and data hold times in the specification table determine the valid timing requirements. The AD5290 uses an 8 -bit serial input data register word that is transferred to the internal RDAC register when the $\overline{\mathrm{CS}}$ returns to logic high. If dataword contains more than 8-bit, the extra MSB bits will be ignored.

## ESD PROTECTION

All digital inputs are protected with a series input resistor and parallel Zener ESD structures shown in 8 and Figure 9. This applies to the digital input pins SDI, CLK, and $\overline{\mathrm{CS}}$.


Figure 8. ESD Protection of Digital Pins


Figure 9. ESD Protection of Resistor Terminals

## TERMINAL VOLTAGE OPERATING RANGE

The AD5290 V $V_{D D}$ and GND power supply defines the boundary conditions for proper 3-terminal digital potentiometer operation. Supply signals present on terminals A, B, and W that exceed $V_{\text {DD }}$ or GND will be clamped by the internal forward biased diodes (see Figure 10).


Figure 10. Maximum Terminal Voltages Set by $V_{D D}$ and $V_{S S}$

## POWER-UP SEQUENCE

Since the ESD protection diodes limit the voltage compliance at terminals A, B, and W (see Figure 10), it is important to power $\mathrm{V}_{\mathrm{DD}}$-to-GND and $\mathrm{V}_{\text {SS }}$-to-GND before applying any voltage to terminals $\mathrm{A}, \mathrm{B}$, and W ; otherwise, the diode will be forward biased such that $V_{D D}$ will be powered unintentionally and may affect the rest of the user's circuit. The ideal power-up sequence is in the following order: $G N D, V_{S S}, V_{D D}$, digital inputs, and then
$\mathrm{V}_{\mathrm{A} / \mathrm{B} / \mathrm{W}}$. The relative order of powering $\mathrm{V}_{\mathrm{A}}, \mathrm{V}_{\mathrm{B}}, \mathrm{V}_{\mathrm{W}}$, and the digital inputs is not important as long as they are powered after $V_{D D}$ and $V_{s s}$ with respect to GND.

## LAYOUT AND POWER SUPPLY BYPASSING

It is a good practice to employ compact, minimum lead length layout design. The leads to the inputs should be as direct as possible with a minimum conductor length. Ground paths should have low resistance and low inductance.

Similarly, it is also a good practice to bypass the power supplies with quality capacitors for optimum stability. Supply leads to the device should be bypassed with disc or chip ceramic capacitors of $0.01 \mu \mathrm{~F}$ to $0.1 \mu \mathrm{~F}$. Low ESR $1 \mu \mathrm{~F}$ to $10 \mu \mathrm{~F}$ tantalum or electrolytic capacitors should also be applied at the supplies to minimize any transient disturbance and low frequency ripple (see Figure 4). Note that the digital ground should also be joined remotely to the analog ground at one point to minimize the ground bounce.


Figure 4. Power Supply Bypassing

## DAISY CHAIN OPERATION

The serial data output pin (SDO) can be used to daisy chain multiple devices for simultaneous operations, see Figure 12. The SDO pin contains an open drain $\mathrm{N}-\mathrm{Ch}$ FET and requires a pullup resistor. Users need to tie the SDO pin of one package to the SDI pin of the next package. If many devices are daisy-chained, users may need to increase the clock period to accommodate the time delay introduced by the pull-up resistors and the capacitive loading at the SDO-SDI interface, see Figure 12.

If two AD5290 are daisy chained, this requires total 16 bits of data. The first 8 bits goes to U 2 and the second 8 bits goes to U1. The $\overline{\mathrm{CS}}$ should be kept low until all 16 bits are clocked into their respective serial registers. The $\overline{\mathrm{CS}}$ is then pulled high to complete the operation.


Figure 12. Daisy Chain Configuration

## OUTLINE DIMENSIONS



Figure 5. 10-Lead Mini Small Outline Package [MSOP] (RM-10)
Dimensions shown in millimeters

Ordering Guide

| Model $^{1}$ | $\mathbf{R}_{\mathbf{A B}}(\mathbf{k} \boldsymbol{\Omega})$ | Temperature Range | Package Description | Package Option | Branding |
| :--- | :--- | :--- | :--- | :--- | :--- |
| AD5290YRMZ10 | 10 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | MSOP-10 | RM-10 |  |
| AD5290YRMZ10-RL7 | 10 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | MSOP-10 | RM-10 |  |
| AD5290YRMZ50 | 50 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | MSOP-10 | RM-10 |  |
| AD5290YRMZ50-RL7 | 50 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | MSOP-10 | RM-10 |  |
| AD5290YRMZ100 | 100 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | MSOP-10 | RM-10 |  |
| AD5290YRMZ100-RL7 | 100 | $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ | MSOP-10 | RM-10 |  |
| AD5290EVAL |  | Evaluation Board | D4V |  |  |
| NOTES: |  | D4V |  |  |  |

1. Z in Model Number denotes Lead Free Package

Purchase of licensed $I^{2} C$ components of Analog Devices or one of its sublicensed Associated Companies conveys a license for the purchaser under the Philips $I^{2} C$ Patent Rights to use these components in an $I^{2} C$ system, provided that the system conforms to the $I^{2} C$ Standard Specification as defined by Philips.

## ESD CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the
human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.


[^0]:    One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.
    Tel: 781.329.4700
    www.analog.com
    Fax: 781.326.8703 © 2004 Analog Devices, Inc. All rights reserved.

